### **DIGITAL SYSTEM DESIGN LAB**

#### **LAB #04**



# Spring 2021 CSE308L DSD LAB

Submitted by: Shah Raza

Registration No.: 18PWCSE1658

Class Section: **B** 

"On my honor, as student of University of Engineering and Technology, I have neither given nor received unauthorized assistance on this academic work."

| S | tudent | Signature: |  |
|---|--------|------------|--|
| v | tuucnt | Dizmature. |  |

Submitted to:

Engr. Madiha Sher

Monday, May 10, 2021

Department of Computer Systems Engineering
University of Engineering and Technology, Peshawar

# **Objectives:**

This lab will enable students to:

- Code using Behavioral level modeling
- Implement an 8 Bit Ring Counter

**Task # 01:** Implementation of 8 bit Ring Counter.



## Code:

```
Ring Counter:
```

```
module Counter_8bit(clock,reset,Output); input clock,reset; output [7:0] Output;  \begin{array}{c} \text{reg [7:0] C;} \\ \text{always @(posedge clock or reset)} \\ \text{if(reset)} \\ \text{C = 8'b00000001;} \\ \text{else} \\ \text{begin} \\ \text{C <= C << 1;} \\ \text{C[0] <= C[7];} \\ \text{end} \\ \text{assign Output = C;} \end{array}
```

```
Test Bench:
module testCounter;
        reg clk, rst;
        wire [7:0] Out;
        Counter_8bit c1(clk,rst,Out);
        always
                 #1 clk = \sim clk;
        initial
        begin
                 $display("Rst Out");
                 clk = 0; rst = 1;
                 $monitor("%b %b",rst,Out);
                 #1 \text{ rst} = 1;
                 #1 \text{ rst} = 0;
                 #28 $stop;
        end
endmodule
Output:
# Rst Out
#1 00000001
# 0 00000010
# 0 00000100
# 0 00001000
# 0 00010000
# 0 00100000
# 0 01000000
# 0 10000000
# 0 00000001
# 0 00000010
# 0 00000100
# 0 00001000
# 0 00010000
# 0 00100000
# 0 01000000
# 0 10000000
```

### Waveform:



# **Dataflow:**

